| 培训方式以讲课和实验穿插进行。 课程描述:  Category:?Front End  Course Description In the Allegro? FPGA System Planner (FSP) course, you learn to define your FPGA system and synthesize the connections in your design. You generate a schematic and PCB Editor database, so the FPGA I/O assignments can be optimized in the board environment. Learning Objectives After completing this course, you will be able to: 
                          
                            Identify how data flows from the FPGA System Planner (FSP) to the schematic and PCBCreate a design in FSPDefine the protocols and interfaces in an FSP designSynthesize the connections in FSP protocols and interfacesAdd terminations and external ports in an FSP designGenerate an Allegro Design Entry HDL schematic from your FSP designExport your FSP placement to the PCB EditorBack annotate pin swaps and design changes from the schematic and PCB Editor to FSP Software Used in This Course 
                          
                            Allegro FPGA System Planner Allegro Design Entry HDL    Software Release(s) Course Agenda Note that this course can be tailored to better meet your needs?–?contact the Cadence training staff?for specifics. Day 1 
                          
                            FPGA System CreationFPGA System SynthesisFPGA System Completion Day 2 
                          
                            Integration with Design Entry HDL and PCB EditorPostlayout OptimizationImporting FPGA Constraint Files and Virtual InterfacesFSP Models Audience 
                          
                            Design EngineersFPGA DesignersPCB Designers   |